

Ph. 480-503-4295 | NOPP@FocusLCD.com

# TFT | CHARACTER | UWVD | FSC | SEGMENT | CUSTOM | REPLACEMENT

# **TFT Display Module**

Part Number E43RG54880LWAM400-C

#### Overview:

- 4.3-inch TFT: 480x800 (69.16x120.05)
  Transmissive/ Normally Black
- 3SPI+16/18/24- bit RGB Interface
- 16.7M colors
- White LED back-light

- Capacitive Touch Screen
- 400 NITS
- Controller: ILI9806E, GT911
- **RoHS Compliant**



#### Description

This is a color active matrix TFT (Thin Film Transistor) LCD (Liquid Crystal Display) that uses amorphous silicon TFT as a switching device. This model is composed of a Transmissive type TFT-LCD Panel, driver circuit and back-light unit. The resolution of a 4.3" TFT-LCD contains 480x800 pixels, and can display up to 65K/262K/16.7M colors.

#### **Features**

Low Input Voltage: 3.3V (TYP)

Display Colors of TFT LCD: 65K/262K/16.7M colors

TFT Interface: 3/SPI+16/18/24-bit RGB

CTP Interface: I2C

|                           | Specification               | - Unit  | Note |
|---------------------------|-----------------------------|---------|------|
| General Information Items | Main Panel                  | Onit    | Note |
| TFT Display area (AA)     | 56.16(H)*93.6(V) (4.3 inch) | mm      | -    |
| CTP view area             | 57.16(H)*94.60(V)           | mm      | -    |
| Driver element            | TFT active matrix           | -       | -    |
| Display colors            | 65K/262K/16.7M              | colors  | -    |
| Number of pixels          | 480(RGB)*800                | dots    | -    |
| TFT Pixel arrangement     | RGB vertical stripe         | -       | -    |
| Pixel pitch               | 0.039(H)*0.117(V)(217 ppi)  | mm      | -    |
| Viewing angle             | ALL                         | o'clock | -    |
| TFT Controller IC         | IL19806E                    | -       | -    |
| CTP Driver IC             | GT911                       |         |      |
| Display mode              | Transmissive/Normally Black | -       | -    |
| Simultaneous Touch Points | 5                           | -       | -    |
| Operating temperature     | -20∼+70                     | °C      | -    |
| Storage temperature       | -30∼+80                     | °C      | -    |

# **Mechanical Information**

| ltem           |               | Min | Тур.   | Max | Unit | Note |
|----------------|---------------|-----|--------|-----|------|------|
| NA - I I -     | Horizontal(H) |     | 69.16  |     | mm   | -    |
| Module<br>size | Vertical(V)   |     | 120.05 |     | mm   | -    |
| Depth(D)       |               |     | 4.13   |     | mm   | -    |
| Weight         |               |     | TBD    |     | g    | -    |



# 1. Block Diagram



#### 2. Outline dimensions

#### 2.1 LCM





#### 2.3 LCM+CTP



6



# 3. Input Terminal Pin Assignment

Recommended TFT Connector: FH12S-50S-0.5SH(55) | Recommended CTP Connector: FH12-8S-0.5SH(55)

| NO.   | Symbol    | Description                                                                        | I/O |
|-------|-----------|------------------------------------------------------------------------------------|-----|
| 1     | LEDK      | Cathode pin of backlight                                                           | Р   |
| 2     | LEDA      | Anode pin of backlight                                                             | Р   |
| 3     | NC        | NC                                                                                 |     |
| 4     | GND       | Ground                                                                             | Р   |
| 5     | GND       | Ground                                                                             | Р   |
| 6     | VCI       | Supply voltage (3.3V)                                                              | Р   |
| 7     | VCI       | Supply voltage (3.3V)                                                              | Р   |
| 8-11  | NC        | NC                                                                                 |     |
| 12    | RESET     | Reset pin. Setting low initializes the LSI. Must be reset after power is supplied. | 1   |
|       |           | Data bus pins. 24-bit bi-directional data bus.                                     |     |
|       |           | 8-bit bus: use DB7-DB0                                                             |     |
|       | DB23-DB16 | 9-bit bus: use DB8-DB0                                                             |     |
|       | (R7-R0)   | 16-bit bus: use DB15-DB0                                                           |     |
| 13-36 | DB15-DB8  | 18-bit bus: use DB17-DB0,                                                          | 1/0 |
| 13-30 | (G7-G0)   | 24-bit bus: use DB23-DB0.                                                          | 1/0 |
|       | DB7-DB0   | When operation in MIPI DPI mode, it is an 18-bit bus RGB data bus.                 |     |
|       | (B7-B0)   | 24-bit bus: use DB23-DB0                                                           |     |
|       |           | 16-bit bus: use DB15-DB0                                                           |     |
|       |           | 18-bit bus: use DB17-DB0. If pins not used, connect to GND.                        |     |
| 37    | NC        | NC                                                                                 |     |
| 38    | NC        | NC                                                                                 |     |
| 39    | SCL       | Serial clock input                                                                 | 1   |
| 40    | CS        | Chip select signal. Low: chip can be accessed, High: chip cannot be accessed       | I   |
| 41    | SDI       | Serial data input pin for SPI. SDI: Serial data input pin, SDA: serial data        |     |
| 41    | 301       | input/output bi-directional pin.                                                   | '   |
| 42    | SDO       | Serial data output pin in serial bus system interface. If not used, leave open.    | 0   |
| 43    | VSYNC     | VS signal pin on RGB interface (input pad). If not used, connect to GND            | 1   |
| 44    | HSYNC     | Line synchronizing signal. Connect to GND or VCC if not used.                      | 1   |
| 45    | DE        | Data enable signal for DPI I/F mode. If not used, connect to GND                   | 1   |
| 46    | PCLK      | Dot clock signal. Connect to GND if not used                                       | 1   |
| 47    | XR(NC)    | NC                                                                                 | A/D |
| 48    | YD(NC)    | NC                                                                                 | A/D |
| 49    | XL(NC)    | NC                                                                                 | A/D |
| 50    | YU(NC)    | NC                                                                                 | A/D |

# 3.1 CTP

| NO. | Symbol | Description                    | 1/0 |
|-----|--------|--------------------------------|-----|
| 1   | GND    | Ground                         | Р   |
| 2   | VDDIO  | I/O power supply voltage       | Р   |
| 3   | VDD    | Supply voltage                 | Р   |
| 4   | SCL    | I2C clock input                | I   |
| 5   | SDA    | I2C data input and output      | 1/0 |
| 6   | INT    | External interrupt to the host | I   |
| 7   | RST    | External reset. Low is active  | I   |
| 8   | GND    | Ground                         | Р   |



# 4. LCD Optical Characteristics

# 4.1 Optical Specifications

| Item                  |         | Symbol | Condition | Min   | Тур.  | Max   | Unit. | Note   |
|-----------------------|---------|--------|-----------|-------|-------|-------|-------|--------|
| Threshold Vo          | ltago   | Vsat   | Θ=0       | 3.4   | 3.6   | 3.8   | V     |        |
| Tillesiloid VO        | illage  | Vth    | Normal    | 1.5   | 4.6   |       | V     |        |
| Transmitta            | nce     | T(%)   | viewing   | 4.1   | 4.5   |       | %     | (3)    |
|                       | Rising  | TR     | angle     |       | 16    | 20    |       | (-)    |
| Response time         | Falling | TF     |           |       | 14    | 20    | msec  | (4)    |
| Contrast              | Ratio   | Cr     |           |       | 800   |       | %     | (2)    |
|                       | White   | Wu'    |           |       | 0.192 |       |       |        |
|                       | vviiite | Wv'    |           |       | 0.468 |       |       |        |
|                       | Red     | Ru'    |           | 0.444 | 0.459 | 0.474 |       |        |
| Color Filter          | neu     | Rv'    |           | 0.516 | 0.526 | 0.536 |       |        |
| Chromaticity          | Green   | Gu'    |           | 0.111 | 0.120 | 0.129 |       | (1)(5) |
|                       | Green   | Gv'    |           | 0.544 | 0.550 | 0.556 |       |        |
|                       | Blue    | Bu'    |           | 0.121 | 0.136 | 0.151 |       |        |
|                       | Dide    | Bv'    |           | 0.216 | 0.246 | 0.276 |       |        |
|                       | Hor.    | ΘL     |           |       | 80    |       |       |        |
|                       | ног.    | ΘR     |           |       | 80    |       |       | (1)(6) |
| Viewing angle         | Ver.    | ΘU     | CR>10     |       | 80    |       |       | (1)(0) |
|                       | vei.    | ΘD     |           |       | 80    |       |       |        |
| Option View Direction |         |        |           | FREE  |       |       |       | (1)(6) |

# 4.2 Measuring Condition

Optical characteristics are determined after the unit has been 'ON' and stable for approximately 30 minutes in a dark environment at 25°C. The values are at an approximate distance 50 cm from the TFT-LCD surface at a viewing angle of  $\Phi$  and  $\Theta$  equal to 0°.



#### **Optical Specification Reference Notes:**

(1) Definition of Viewing Angle: The viewing angle is the angle at which the contrast ratio is greater than 10. The viewing angles are determined for the horizontal or 3,9 o'clock direction and the vertical or 6,12 o'clock direction with respect to the optical axis which is normal to the LCD surface.







(2) Definition of Contrast Ratio (Cr): measured at the center point of panel. The contrast ratio (Cr) measured on a module, is the ratio between the luminance (Lw) in a full white area (R=G=B=1) and the luminance (Ld) in a dark area (R=G=B=0).

$$Cr = \frac{Lw}{Ld}$$

(3) Definition of transmittance (T%): The transmittance of the panel including the polarizers is measured with electrical driving.



The transmittance is defined as:

$$Tr = \frac{It}{Io} \times 100\%$$

Io = the brightness of the light source.

It = the brightness after panel transmission

(4) Definition of Response Time (Tr, Tf): The rise time 'Tr' is defined as the time for luminance to change from 90% to 10% as a result of a change of the electrical condition. The fall time 'Tf' is defined as the time for luminance to change from 10% to 90% as a result of a change of the electrical condition.





(5) Definition of Color Gamut: Measuring machine CFT-01. NTSC's Primaries: R(x,y,Y),G(x,y,Y), B(x,y,Y). FPM520 of Westar Display Technologies, INC., which utilized SR-3 for Chromaticity and BM-5A for other optical characteristics.



Fig. 1931 CIE chromacity diagram

Color gamut:  $S = \frac{\text{Area of RGB triangle}}{\text{Area of NTSC triangle}} \times 100\%$ 

#### (6) Definition of Optical Measurement Setup:





#### (6) Optical Measurement Setup Continued:

The LCD module should be stabilized at a given temperature for 20 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting backlight for 20 minutes.



#### **Horizontal Dimension**





# 5. Electrical Characteristics

# 5.1 Absolute Maximum Rating (Ta=25 VSS=0V)

| Characteristics                  | Symbol | Min  | Max | Unit |
|----------------------------------|--------|------|-----|------|
| Digital Supply Voltage           | VDD    | -0.3 | 4.6 | V    |
| Digital Interface Supply Voltage | VDDIO  | -0.3 | 4.6 |      |
| Operating temperature            | TOP    | -20  | +70 | °C   |
| Storage temperature              | TST    | -30  | +80 | °C   |

NOTE: If the absolute maximum rating of even is one of the above parameters is exceeded even momentarily, the quality of the product may be degraded. Absolute maximum ratings, therefore, specify the values exceeding which the product may be physically damaged. Be sure to use the product within the range of the absolute maximum ratings.

#### **5.2** DC Electrical Characteristics

| Characteristics                     | Symbol | Min       | Тур. | Max       | Unit | Note |
|-------------------------------------|--------|-----------|------|-----------|------|------|
| Digital Supply Voltage              | VDD    | 2.5       | 3.3  | 3.6       | V    |      |
| Digital Interface Supply<br>Voltage | VDDIO  | 1.65      | 3.3  | 3.6       |      |      |
| Normal Mode Current<br>Consumption  | IDD    |           | 30   | 0 mA      |      |      |
| Level input voltage                 | VIH    | 0.7 VDDIO |      | VDDIO     | V    |      |
| Level input voitage                 | VIL    | GND       |      | 0.3 VDDIO | V    |      |
| Level output voltage                | VOH    | VDDIO-0.4 |      |           | V    |      |
| Level output voltage                | VOL    | GND       |      | GND       | V    |      |



#### 5.3 LED Backlight Characteristics

| Item            | Symbol | Min   | Тур. | Max | Unit  | Note         |
|-----------------|--------|-------|------|-----|-------|--------------|
| Forward Current | IF     | 15    | 20   |     | mA    |              |
| Forward Voltage | VF     |       | 25.6 |     | V     |              |
| LCM Luminance   | LV     | 400   |      |     | cd/m2 | Note 3       |
| LED lifetime    | Hr     | 50000 |      |     | hour  | Note1<br>& 2 |
| Uniformity      | AVg    | 80    |      |     | %     | Note 3       |

The back-light system is edge-lighting type with 8 chips White LED

Note 1: LED lifetime (Hr) can be defined as the time in which it continues to operate under the condition:

Ta=25±3 °C, typical IL value indicated in the above table until the brightness becomes less than 50%.

Note 2: The "LED lifetime" is defined as the module brightness decrease to 50% original brightness at Ta=25°C and IL=20mA. The LED lifetime could be decreased if operating IL is larger than 20mA. The constant current driving method is suggested.



Note 3: Luminance Uniformity of these 9 points is defined as below:





# 6. AC Characteristic

# 6.1 Parallel 24/18/16-bit RGB Interface Timing Characteristics



Figure 6.1: 24/18/16 Bits RGB Interface Timing Characteristics

| Signal   | Symbol       | Parameter                     | Min | Max | Unit | Description             |
|----------|--------------|-------------------------------|-----|-----|------|-------------------------|
| HSYNC/   | Tsyncs       | VSYNC/HSYNC Setup Time        | 5   | -   | ns   |                         |
| VSYNC    | Tsynch       | VSYNC/HSYNC Hold Time         | 5   | -   | ns   |                         |
| ENIADIE  | Tens         | Enable Setup Time             | 5   | -   | ns   |                         |
| ENABLE   | TENH         | Enable Hold Time              | 5   | -   | ns   |                         |
|          | PWDH         | DOTCLK High-level Pulse Width | 13  | -   | ns   | 16/18/24-bit<br>bus RGB |
| DOTCLK   | PWDL         | DOTCLK Low-level Pulse Width  | 13  | -   | ns   | interface mode          |
| DOTCLK   | Tcycd        | DOTCLK Cycle Time             | 28  | -   | ns   |                         |
|          | Trghr, Trghf | DOTCLK Rise/Fall Time         | -   | 15  | ns   |                         |
| DD[33.0] | TPDS         | PD Data Setup Time            | 5   | -   | ns   |                         |
| DB[23:0] | Тррн         | PD Data Hold Time             | 5   | -   | ns   |                         |

Table 6.1: 24/18/16 Bits RGB Interface Timing Characteristics





Figure 6.2: Clock and Data Input Timing Characteristics

| Parameter                  | Symbols | Condition | Min | Тур. | Max  | Units  |
|----------------------------|---------|-----------|-----|------|------|--------|
| Frame rate                 | FR      |           |     | 54   | 66   | fps    |
| Horizontal low pulse width | HLW     |           |     | 1    |      | DOTCLK |
| Horizontal back porch      | HBP     |           |     | 2    | 126  | DOTCLK |
| Horizontal address         | HACT    |           |     |      |      | DOTCLK |
| Horizontal front porch     | HFP     |           |     | 2    |      | DOTCLK |
| Vertical low pulse width   | VLW     |           |     | 1    | 126  | Line   |
| Vertical back porch        | VBP     |           |     | 1    | 126  | Line   |
| Vertical address           | VACT    |           |     |      | 864  | Line   |
| Vertical front porch       | VFP     |           |     | 1    | 255  | Line   |
| Data clock                 | DCLK    |           |     | 16.6 | 41.7 | MHz    |

Table 6.2: 24/18/16 Bits RGB Input Timing Characteristics



# 6.2 Display Serial Interface Characteristics (3-line SPI system)



Figure 6.3: 3-line Serial Interface Timing Characteristics

VDDI = 1.64 to 3.3V, VDD = 2.4 to 3.3V, AGND=DGND=0V, Ta=-30 to 70  $C^o$ 

| VBD In ite sisy, VBD 2. Ite sisy, North Belly 64, 14 36 to 76 4 |                    |                                 |     |     |      |                 |
|-----------------------------------------------------------------|--------------------|---------------------------------|-----|-----|------|-----------------|
| Signal                                                          | Symbol             | Parameter                       | Min | Max | Unit | Description     |
|                                                                 | T <sub>CSS</sub>   | Chip select setupt time (write) | 15  |     | ns   |                 |
|                                                                 | T <sub>CSH</sub>   | Chip select hold time (write)   | 15  |     | ns   |                 |
| CSX                                                             | T <sub>CSS</sub>   | Chip select setup time (read)   | 15  |     | ns   |                 |
|                                                                 | T <sub>SCC</sub>   | Chip select hold time (read)    | 15  |     | ns   |                 |
|                                                                 | T <sub>CHW</sub>   | Chip select "H" pulse width     | 40  |     | ns   |                 |
|                                                                 | T <sub>SCYCW</sub> | Serial clock cycle (write)      | 30  |     | ns   |                 |
|                                                                 | T <sub>SHW</sub>   | SCL "H" pulse width (write)     | 10  |     | ns   |                 |
| SCL                                                             | T <sub>SLW</sub>   | SCL "L" width (write)           | 10  |     | ns   |                 |
| SCL                                                             | T <sub>SCYCR</sub> | Serial clock cycle (read)       | 150 |     | ns   |                 |
|                                                                 | T <sub>SHR</sub>   | SCL "H" pulse width (read)      | 60  |     | ns   |                 |
|                                                                 | $T_{SLR}$          | SCL "L" pulse width (read)      | 60  |     | ns   |                 |
| SDA/SDI                                                         | T <sub>SDS</sub>   | Data setup time (write)         | 10  |     | ns   |                 |
| (Input)                                                         | T <sub>SDH</sub>   | Data hold time (Write)          | 10  |     |      |                 |
| SDA/SDO                                                         | T <sub>ACC</sub>   | Access time (read)              | 10  | 100 | ns   | For max CL=30pF |
| (Output)                                                        | T <sub>OH</sub>    | Output disable time (read)      | 15  | 100 | ns   | For min CL=8pF  |

Table 6.3: 3-line Serial Timing Characteristics

Note: The rising time and falling time (Tr, Tf) of input signal are specified at 15 ns or less. Logic high and low levels are specified as 30% and 70% of VDDI for Input signals



#### 6.3 Reset Timing



Figure 6.4: Reset Timing Diagram

| Related Pins | Symbol | Parameter            | Min | Max                | Unit |
|--------------|--------|----------------------|-----|--------------------|------|
|              | TRW    | Reset pulse duration | 10  | -                  | us   |
| RESX         | TDT    | Donat consol         | -   | 5 (Note 1,5)       | ms   |
|              | TRT    | Reset cancel         |     | 120 (Note 1, 6, 7) | ms   |

#### Notes:

- 1. The reset cancel includes also required time for loading ID bytes, VCOM setting and other settings from NVM (or similar device) to registers. This loading is done every time when there is HW reset cancel time (tRT) within 5ms after a rising edge of RESX.
- 2. Spike due to an electrostatic discharge on RESX line does not because irregular system reset according to the table below:

| RESX Pulse           | Action         |  |  |
|----------------------|----------------|--|--|
| Shorter than 5us     | Reset Rejected |  |  |
| Longer than 9us      | Reset          |  |  |
| Between 5us and 9 us | Reset starts   |  |  |

- 3. During the resetting period, the display will be blanked (the display is entering blanking sequence, which maximum time is 120ms, when reset starts in Sleep Out mode. The display remains the blank state in Sleep in mode) and then return to Default condition for Hardware Reset.
- 4. Spike Rejection also applies during a valid reset pulse as shown below:



- 5. When Reset applied during Sleep In Mode.
- 6. When Reset applied during Sleep Out Mode.
- 7. It is necessary to wait 5ms after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120ms.



# 7. CTP Specification

#### 7.1 Electrical Characteristics

#### 7.1.1 Absolute Maximum Rating

| Item                  | Symbol          | Min  | Max  | Unit | Note |
|-----------------------|-----------------|------|------|------|------|
| Power Supply Voltage  | VDD             | -0.3 | 3.47 | V    | 1    |
| I/O Digital Voltage   | VDDIO           | 1.8  | 3.47 | V    | 1    |
| Operating Temperature | Т               | -20  | +70  | °C   | -    |
| Storage Temperature   | T <sub>ST</sub> | -30  | +80  | °C   | -    |

Note: If used beyond the absolute maximum ratings, GT911 may permanently damage. It is strongly recommended that the device be used within the electrical characteristics in normal operations. If exposed to the condition not within the electrical characteristics, it may affect the reliability of the device.

# 7.1.2 DC Electrical Characteristics (Ta=25°C)

| Item                                      | Symbol           | Condition               | Min       | Тур. | Max       | Unit | Note |
|-------------------------------------------|------------------|-------------------------|-----------|------|-----------|------|------|
| Digital supply voltage                    | VDD              |                         | 2.8       |      | 3.3       | V    |      |
| I/O Digital supply voltage                | VDDIO            |                         | 1.8       |      | 3.3       | V    |      |
| Normal operation mode current consumption | I <sub>OPr</sub> | VDD=2.8V                |           | 8    | 14.5      | mA   |      |
| Monitor mode current consumption          | I <sub>mon</sub> | Ta=25°C<br>MCLK=17.5    |           | 3.3  |           | mA   |      |
| Sleep mode current consumption            | I <sub>sip</sub> | MHz                     | 70        |      | 120       | uA   |      |
| Lavelianut valtana                        | V <sub>IH</sub>  |                         | 0.75VDDIO |      | VDDIO+0.3 | V    |      |
| Level input voltage                       | V <sub>IL</sub>  |                         | -0.3      |      | 0.25VDDIO | V    |      |
| Lovel output voltage                      | V <sub>OH</sub>  | I <sub>OH</sub> =-0.1mA | 0.85VDDIO |      |           | V    |      |
| Level output voltage                      | V <sub>OL</sub>  | I <sub>OL</sub> =0.1mA  |           |      | 0.15VDDIO | V    |      |



#### 7.2 AC Characteristics

#### 7.2.1 I2C Interface Characteristics

GT911 provides a standard I2C interface for SCL and SDA to communicate with the host. GT911 always serves as slave device in the system with all communication being initialized by the host. It is recommended that transmission rate be kept at or below 400kbps. The figure shown below is the I2C timing:



| Parameter                          | Symbols      | Condition | Min | Max | Units |
|------------------------------------|--------------|-----------|-----|-----|-------|
| SCL low period                     | tlo          |           | 1.3 |     | us    |
| SCL high period                    | thi          |           | 0.6 |     | us    |
| SCL setup time for start condition | <b>t</b> st1 |           | 0.6 |     | us    |
| SCL setup time for stop condition  | tst3         |           | 0.6 |     | us    |
| SCL hold time for start condition  | thd1         |           | 0.6 |     | us    |
| SDA setup time                     | <b>t</b> st2 |           | 0.1 |     | us    |
| SDA hold time                      | thd2         |           | 0   |     | us    |

Table 7.1: I2C AC Characteristics, 1.8V interface voltage, 400kbps transmission rate, 2k pull-up resistor

| Parameter                          | Symbols | Condition | Min | Max | Units |
|------------------------------------|---------|-----------|-----|-----|-------|
| SCL low period                     | tlo     |           | 1.3 |     | us    |
| SCL high period                    | thi     |           | 0.6 |     | us    |
| SCL setup time for start condition | tst1    |           | 0.6 |     | us    |
| SCL setup time for stop condition  | tst3    |           | 0.6 |     | us    |
| SCL hold time for start condition  | thd1    |           | 0.6 |     | us    |
| SDA setup time                     | tst2    |           | 0.1 |     | us    |
| SDA hold time                      | thd2    |           | 0   |     | us    |

Table 7.2: I2C AC Characteristics, 3.3V interface voltage, 400kbps transmission rate, 2k pull-up resistor.



GT911 supports two I2C slave addresses: 0xBA/0xBB and 0x28/0x29. The host can select the address by changing the status of Reset and INT pins during the power-on initialization phase. The configuration methods and timings are shown below:



Figure 7.1: I2C Power on Timing



Figure 7.2: I2C Host Resetting Timing



Figure 7.3: Setting Slave Address to 0x28/0x29 Timing





Figure 7.4: Setting Slave Address to 0xBA/0xBB Timing

#### **Data Transmission**

Communication is always initiated by the host. Valid start condition is signaled by pulling SDA line from high to low when SCL is high. Data flow or address is transmitted after the start condition.

All slave devices connected to I2C bus should detect the 8-bit address issued after start condition and send the correct ACK. After receiving matching address, GT911 acknowledges by configuring SDA line as output port and pulling SDA line low during the ninth SCL cycle. When receiving unmatched address, namely not 0xBA or 0xBB, GT911 will stay in an idle state.

For data bytes on SDA, each of the 9 serial bits will be sent on nine SCL cycles. Each data byte consists of 8 valid data bits and one ACK or NACK bit sent by the recipient. The data transmission is valid when SCL line is high. When communication is completed the host will issue the stop condition. Stop condition implies the transition of SDA line from low to high when SCL is high.

#### Writing Data to GT911

The diagram displays the timing sequence of the host writing data onto GT911. First the host issues a start condition. The host sends 0xBA (address bits and R/W bit; R/W bit as 0 indicates write operation) to the slave device. After receiving ACK, the host sends the 16-bit register address (where writing starts) and the 8-bit data bytes (to be written onto the register)



The location of the register address pointer will automatically add 1 every write operation. When the host needs to perform write operations on a group of registers of continuous addresses it can write continuously. The write operation is terminated when the host issues the stop condition.

#### Reading Data from GT911

The diagram below is the timing sequence of the host reading data from GT911. The host issues the start condition and sends 0xBA (Address bits and R/W bit, R/W bit as 0 indicates write operation) to the slave device. After receiving ACK, the host sends the 16-bit register address (where reading starts) to the slave device. Then the host sets register addresses which need to be read.



The host issues the start condition once again and sends 0xBB (read operation). After receiving ACK, the host starts to read the data. GT911 also supports continuous read operation. When receiving a byte of data, the host sends an ACK signal indicating successful reception. After receiving the last byte of data, the host sends a NACK signal followed by a STOP condition which terminates communication.



### 8. Cautions and Handling Precautions

#### 8.1 Handling and Operating the Module

- 1. When the module is assembled, it should be attached to the system firmly. Do not warp or twist the module during assembly work.
- 2. Protect the module from physical shock or any force. In addition to damage, this may cause improper operation or damage to the module and back-light unit.
- 3. Note that polarizer is very fragile and could be easily damaged. Do not press or scratch the surface.
- 4. Do not allow drops of water or chemicals to remain on the display surface. If you have the droplets for a long time, staining and discoloration may occur.
- 5. If the surface of the polarizer is dirty, clean it using some absorbent cotton or soft cloth.
- 6. The desirable cleaners are water, IPA (Isopropyl Alcohol) or Hexane. Do not use ketene type materials (ex. Acetone), Ethyl alcohol, Toluene, Ethyl acid or Methyl chloride. It might permanent damage to the polarizer due to chemical reaction.
- 7. If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contact with hands, legs, or clothes, it must be washed away thoroughly with soap.
- 8. Protect the module from static; it may cause damage to the CMOS ICs.
- 9. Use fingerstalls with soft gloves in order to keep display clean during the incoming inspection and assembly process.
- 10. Do not disassemble the module.
- 11. Protection film for polarizer on the module shall be slowly peeled off just before use so that the electrostatic charge can be minimized.
- 12. Pins of I/F connector shall not be touched directly with bare hands.
- 13. Do not connect, disconnect the module in the "Power ON" condition.
- 14. Power supply should always be turned on/off by the item Power On Sequence & Power Off Sequence.

#### 8.2 Storage and Transportation.

- 1. Do not leave the panel in high temperature, and high humidity for a long time. It is highly recommended to store the module with temperature from 0 to 35 °C and relative humidity of less than 70%
- 2. Do not store the TFT-LCD module in direct sunlight.
- 3. The module shall be stored in a dark place. When storing the modules for a long time, be sure to adopt effective measures for protecting the modules from strong ultraviolet radiation, sunlight, or fluorescent light.
- 4. It is recommended that the modules should be stored under a condition where no condensation is allowed. Formation of dewdrops may cause an abnormal operation or a failure of the module. In particular, the greatest possible care should be taken to prevent any module from being operated where condensation has occurred inside.
- 5. This panel has its circuitry FPC on the bottom side and should be handled carefully in order not to be stressed.